# Computer Organization 5-stage RISCV32I Processor Phase 3: Regression Testing Fall 2022

Objective: Proper planning can reduce the overall development and debug effort. Through writing the test to verify the functionality of each instruction type, you will gain an understanding of each of the processor's instructions and its assembly language format. By properly sequencing the instructions, each set of instructions will validate a limited portion of your 5-stage RISCV design. The goal here is to add as little new functionality to your design as possible and then verify it. By limiting the amount of new functionality to validate, if the test fails, you can begin to focus your debug efforts on the newly added segment. As you add new functionality, the earlier portions of your test will validate that the newly added functionality has not "broken" your earlier developed functions, regression testing.

In this phase, you will write an assembly program where each section of your program will test a new RISCV instruction type or functionality. These tests will be ordered to match the development of your 5-stage pipeline. You will use the Instruction Accurate (IA) model that you have been using to validate this assembly program. However, in the future phases you will be developing a CA model. This will be used to validate future phases instead of the IA model.

- Phase 5: Data-path (i and r-type instructions)
- Phase 6: Data Hazard Detection and Forwarding (improving the pipeline)
- Phase 7: Branch and Jump Instructions (b and j-type instructions)
- Phase 8: Load and Store Instructions (I and s-type instructions)
- Phase 9: C-Compiler Generation (u-type instructions)

#### Key Learning Outcomes of this phase:

Regression Test(ing): Fundamental processes in developing software or hardware are:

- Discover errors as soon as possible
- Retest previously working functionality

The first principle, "Discovering errors as soon as possible," focuses debug effort on the recent changes or additions since the last time the project had passed its testing. By limiting the scope of the debug effort, the developer can locate the error much faster by narrowing the search to a limited amount of code.

The second principle, "Retest previously working functionality," validates whether new functionality negatively impacts previously working functions at development and not at system validation. Similar to the first principle, learning early that new code affects previous functions narrows your debug scope and provides a higher level of confidence that a completed project

will pass system verification. This is because the regression test will have passed completely before moving to system validation.

#### Due Dates:

- This is a 2-weeks phase
- Due date: Monday October 3<sup>rd</sup> 2022

#### Instructions:

- The two projects required for this phase are:
  - o ia riscv32i
  - o regression
- You will use your RISC-V project from phases 1 and 2, ia\_riscv32i.
  - You can re-import ia\_riscv32i through the following git clone command using one
    of the terminal windows in Codasip Studio in the Cloud
  - git clone <a href="https://github.com/tamisil/ia\_riscv32i.git">https://github.com/tamisil/ia\_riscv32i.git</a>
- Import the regression project using the following git clone command
  - git clone https://github.com/tamisil/regression.git
- To complete an operation, an instruction utilizes the processor's resources in a sequence. Performance increase can be realized by pipelining these resources. Pipelining is achieved by allowing the following instruction to utilize a processor resource once the current instruction no longer requires it. To separate the stages, these resources are separated by a series of pipeline registers to hold the state of the instruction being operated. In the 5-stage pipeline design for this course, the processor resources are divided as follows:
  - Instruction Fetch (IF): Sending the address to fetch the next instruction
  - Instruction Decode (ID): Set the instruction's control-signals, data-paths, opcodes, and register file operands
  - Execute (EX): Perform an instruction's arithmetic operations
  - Memory (MEM): Complete a data load and store operations
  - Write Back (WB): Store the instruction's result into the CPU's register file
- With 5-stages, five instructions can be processed at one-time. If an instruction in the
  Execute stage requires data from the instruction in the Write Back stage, it cannot
  access the updated register file value since it will have read its operands in its previous
  stage, Instruction Decode (ID).



Standard 5-stage pipeline flow with no stalls

- In the above pipeline diagram, three NOP or other instructions are required between an instruction that updates a register file location, upon completion of the Write Back stage, and the next instruction that requires it
- This requirement of the intervening instructions can be eliminated through data hazard detection and the technique of data-forwarding. You will be implementing this technique in Phase 6. For Phase 5, you will need to develop the regression test with intervening NOP or other instructions for the i-type and r-type instructions.
- The first set of instructions to test will be the i-type immediate. These are the easiest
  instructions to implement in the processor and will be the first that you will develop in the
  Cycle Accurate (CA) model.
- Appendix A contains the RISCV32i assembly instructions in your ia riscv32i project
- For additional information on the RISCV32I instructions and their immediate values, reference the RISC-V Instruction Set Manual (Unprivileged ISA)
  - https://riscv.org/technical/specifications/
  - o Reference chapter 2: RV32I Base Integer Instruction Set
- Go to this phase's imported regression project and open regression in /src folder
  - To begin this project, update the author and date for this assembly program at the top of regression.s

 You will see that this phase has been started to show you an example. Each instruction that requires a result of a prior instruction requires three intervening NOP or other instructions

- Complete the i-type instruction test for the remaining i-type instructions
  - addi
  - slti
  - sltiu
  - xori
  - ori
  - andi
- Additional information on these instructions can be found in Appendix A:
   ia riscv32i RISCV32i supported assembly instructions
- Each assembly instruction requires a comment statement
- You will need to comment to indicate the register file has been updated when you simulate using the **CA model**, five instructions after the assembly instruction, for 5-stage pipeline design. From the above example, the comments indicating the register file has been updated are not as tabbed over as the assembly language comments.

- At the end of your i-type instruction test sequence, ensure to keep four NOPs before and after the halt instruction
- Test Escapes are situations that can occur, and if not tested, a failure may occur in the system. Failures are more easily debugged with properly developed test code because the tests set up a particular condition to test, and if it fails, you know what is being tested and thus, you can focus your debug effort effectively reducing your overall development and debug time.
  - Example: addi x2, x0, -1
    - In RISCV, i-type immediate are 12-bits wide and are signed extended to 32-bits
    - -1 would equate to the sign immediate value of 0xfff (12-bits)
    - The above example instruction would add -1 to 0 (x0 is defined to be 0) which would store the result of -1 into register x2
    - -1 32-bits extended equates to 0xffffffff
    - If the result stored in x2 = 0xfff and not 0xffffffff, you would know that your sign extension of the i-immediate field did not work and you can focus your debug efforts on the code dedicated to sign extension
- Your test sequences should test all possible combinations to eliminate a possible
   Test Escape.
- The grading rubric for this phase includes test coverage and a **test escape** will negatively impact your grade

# Checkpoint 1: Validating your i-type instruction test sequence

- As you did in phase 1 and 2, you will <u>first</u> need to <u>generate</u> and <u>assign</u> the ia model for the <u>regression</u> project to your ia\_riscv32i model
- In the Compiler Configuration, for the assembly program, you must select "No Startup or Default Lib," and then click on bottom left button, Save



- Compile your regression project
- Add a breakpoint on the first and second instruction of the regression assembly program

- Debug the regression test by stepping through the code.
- NOTE: For the IA model, the register value will change as the instruction moves to the next instruction, not after 5 instructions. In the IA model, it emulates a single-stage processor.
  - Use the "Registers" view to see the Register File values and confirm that you get the answers that are expected
- Once you reach the halt instruction after your i-type test sequence successfully with getting the results in the register file as planned, you have completed Checkpoint 1
- With the i-type test completed, after the r-type comment field, complete a test sequence for all the r-type of instructions. Similar to the i-type, there must be a minimum of three NOP or intervening instructions

```
/*
   Immediate (r-type) ALU operations
*/
```

- The r-type of instructions to validate are:
  - add
  - sub

- o sll
- slt
- sltu
- xor
- srl
- o sra
- or
- and
- Additional information on these instructions can be found in Appendix A: ia\_riscv32i
   RISCV32i supported assembly instructions
- Each instruction that requires a result of a prior instruction requires three intervening
   NOP or other instructions since data hazard detection and forwarding will not have been implemented
- You will need to comment to indicate the register file has been updated when you simulate using the CA model, five instructions after the assembly instruction, for 5-stage pipeline design. From the above example, the comments indicating the register file has been updated are not as tabbed over as the assembly language comments.
- At the end of your r-type instruction test sequence, ensure to keep four NOPs before and after the halt instruction
- The grading rubric for this phase includes test coverage and a test escape will negatively impact your grade

## Checkpoint 2: Validating your r-type instruction test sequence

- Comment out the halt instruction at the end of your i-type test sequence so that as you step through your regression test, you will now step into your r-type test sequence after your i-type test
- Debug the regression test and step through the code. For the IA model, the register value will change as the instruction moves to the next instruction, not after 5 instructions.
   In the IA model, it emulates a single-stage processor.
  - Use the "Registers" view to see the Register File values and confirm that you get the answers that are expected
- Once you reach the halt instruction after your r-type test sequence successfully, getting
  the results in the register file as planned, you have completed Checkpoint 2
- With the r-type test completed, after the immediate (r-type) field, complete a test sequence for all the immediate (r-type) of instructions. Similar to the i-type, there must be a minimum of three NOP or intervening instructions
   The immediate (r-type) of instructions to validate are:
  - slli
  - o srli
  - o srai

- Additional information on these instructions can be found in Appendix A: ia\_riscv32i
   RISCV32i supported assembly instructions
- Each instruction that requires a result of a prior instruction requires three intervening
   NOP or other instructions since data hazard detection and forwarding will not have been implemented
- You will need to comment to indicate the register file has been updated when you simulate using the CA model, five instructions after the assembly instruction, for 5-stage pipeline design. From the above example, the comments indicating the register file has been updated are not as tabbed over as the assembly language comments.
- At the end of your immediate (r-type) instruction test sequence, ensure to keep four
   NOPs before and after the halt instruction
- The grading rubric for this phase includes test coverage and a test escape will negatively impact your grade

#### Checkpoint 3: Validating your immediate (r-type) instruction test sequence

- Comment out the halt instruction at the end of your r-type test sequence so that as you step through your regression test, you will now step into your immediate (r-type) test sequence after your i-type and r-type test sequences
- Debug the regression test and step through the code. For the IA model, the register value will change as the instruction moves to the next instruction, not after 5 instructions.
   In the IA model, it emulates a single-stage processor.
  - Use the "Registers" view to see the Register File values and confirm that you get the answers that are expected
- Once you reach the halt instruction after your immediate (r-type) test sequence successfully, getting the results in the register file as planned, you have completed Checkpoint 3. These three tests will be used for Phase 5.
- Phase 6, Data Hazard Detection and Forwarding, will add new data-paths that will enable results of an instruction to be fed back into a later instruction before its result is written into the register file. The next test sequence will be used to validate your Data Hazard Detection and Forwarding logic once implemented in Phase 6
  - Instead of testing new instructions, this test sequence will test all possible data hazard detections and forwarding
- The imported regression project has initialized four registers with different values that you can use for this portion of your regression test

• In your five stage pipeline, there are up to three instructions that can generate a result that may be required and will not update the Register File in time for an instruction to use this updated value.



#### 5-stage pipeline flow showing possible Data Hazard Detection and Forwarding

- The compiler could be told not to schedule an instruction that requires a result for a minimum of four instructions which would eliminate this data hazard, but this software solution has two main drawbacks:
  - If the compiler cannot find useful instructions to be placed between the instruction that results in a data hazard condition, the compiler will insert NOP operations, which perform no work which negatively impacts the performance of the processor, between the instructions until the data hazard condition has been resolved.
  - o If the compiled code was used in a 6-stage processor that required instructions to be five instructions apart, the "binary" code compiled from your five-stage project could not be run on this alternative processor due to the compiled four instruction separation would not resolve the data hazard condition on a processor that required five. The code generated for your design would not be portable or reusable for this alternative processor implementation.
- A solution to solve both of these negative implications of using the compiler to solve the computer is data-forwarding that you will learn in Phase 6, Data Hazard Detection and Forwarding
- Using r-type of instructions, create a test sequence that tests all possible data hazards and forwarding conditions. The test sequence should be testing out each source operands, src1 and src2
  - How many test conditions are there?

- There are three main types of Hazards in Computer Architecture per the textbook "Computer Organization and Design: The Hardware / Software Interface, RISC-V Edition" by David Patterson and John Hennessy::
  - Data Hazards: "Also called a pipeline data hazard. When a planned instruction cannot execute in the proper clock cycle because data that are needed to execute the instruction are not yet available."
    - These hazards occur when any instruction that requires the result of an instruction further in the pipeline that has yet to update the Register File ■
       Data Hazards in some circumstances can be resolved through Data
       Forwarding. You will be implementing Data Forwarding in phase 6
  - Control Hazards: "Also known as jump or branch hazards. When the proper instruction cannot execute in the proper pipeline clock cycle because the instruction that was fetched is not the one that is needed; that is, the flow of instruction addresses is not what the pipeline expected."
    - These hazards occur when a branch or jump operation changes the program flow and there are instructions already in the pipeline that would not be executed if the processor completed every instruction in a single clock cycle.
    - The impact of **Control Hazards** can be reduced through **Branch**Prediction which is a technique of branching earlier in the pipeline assuming that the branch or jump will occur. If the prediction is correct, the number of pipeline cycles that must be cleared (canceled) can be reduced. If the prediction is incorrect, the processor must recover as if the prediction had not occured.
  - Structural Hazards: "When a planned instruction cannot execute in the proper clock cycle because the hardware does not support the combination of instructions that are set to execute."
    - These hazards occur when two or more instructions simultaneously require a resource or a resource is not available to respond. The first example is the case that both instruction and data memory access the same memory. In this case, only an instruction fetch or a data access can be made in a single clock cycle, not both. An example of the second case is that a memory bus may need a clock cycle to turn "around." If the memory bus is writing data to the memory, a store operation, it may take a clock cycle to turn around to perform a load operation. If a load operation attempts to read memory during this required clock cycle to turn the bus around, the load operation will experience a **structural hazard**.
    - Structural hazards can not be solved by implementing a new data path. Structural Hazards can be resolved with significant architectural changes such as separate instruction and data memories or data caches that can support back to back store and load operations.
- You will need to comment to indicate the register file has been updated when you simulate using the CA model, five instructions after the assembly instruction, for 5-stage

- pipeline design. From the above example, the comments indicating the register file has been updated are not as tabbed over as the assembly language comments.
- At the end of your data hazard and data forwarding test sequence, ensure to keep four NOPs before and after the halt instruction
- The grading rubric for this phase includes test coverage and a test escape will negatively impact your grade

### Checkpoint 4: Validating your data hazard / forward instruction sequence

- Comment out the halt instruction at the end of your immediate r-type test sequence so that as you step through your regression test, you will now step into your data hazard detection and forwarding test sequence
- Debug the regression test and step through the code. For the IA model, the register value will change as the instruction moves to the next instruction, not after 5 instructions.
   In the IA model, it emulates a single-stage processor.
  - Use the "Registers" view to see the Register File values and confirm that you get the answers that are expected
- Once you reach the halt instruction after data hazard detection and forwarding test sequence successfully, getting the results in the register file as planned, you have completed Checkpoint 4. This test sequence will be used in Phase 6.
- Phase 7, Branch and Jump Instructions, will add new control-signals that will enable a program to change its program flow. The next test sequence will be used to validate your Branch and Jump Instructions once implemented in Phase 7.
- The next test sequence will be used to test the Branch Instructions
- The branch (b-type) instructions to be included in this test sequence are:
  - beq
  - bne
  - blt
  - bge
  - bltu
  - o bgeu
- Additional information on these instructions can be found in Appendix A: ia\_riscv32i
   RISCV32i supported assembly instructions
- How many test cases are there for the beg instruction?
  - It is not 2, but a minimum of 3
  - You want to test >, <, and = for complete coverage</li>
- With branch instructions now implemented, to help you evaluate whether a branch fails, you can have any test condition that should not pass to the label BRANCH\_FAIL. If your code ever reaches this halt statement, a failure has occurred and it is time to debug your branch circuit or condition.

 If your code reaches the beq x0, x0, PASS instruction, it will branch to PASS the "failed" halt statement since comparing a register to itself will always be equal

```
nop
    beq x0, x0, PASS
BRANCH FAIL:
    nop
    nop
    nop
    nop
                // Branch test has failed, time to debug
    halt
    nop
    nop
    nop
    nop
PASS:
    nop
    nop
    nop
    halt
    nop
```

- All b-type immediate values (jump offsets) are sign extended. A negative branch offset from the current Program Counter (PC) enables a portion of the code to be repeated to implement a c-program for or while loop
- There must be a minimum of one test sequence where the branch offset is negative. If there is not a negative branch case, this portion of the regression test will have a **test escape**. This can be implemented by having the branch label that occurs before the branch instruction.
  - You could implement this test case as you would a loop routine where an assembly instruction decrements or increments a register value until it equals the value of another register

```
86 NEG_OFFSET:
87 nop
88 nop
89 bge x0, x2, NEG_OFFSET
90 nop
91 nop
92 bge x2, x4, POS_OFFSET
93 nop
94 nop
95 POS_OFFSET:
96 nop
97 nop
```

- By the time you use this code in Phase 7, you will have implemented Data Hazard detection and data forwarding. You no longer require three NOPs intervening between an instruction whose result is used by the next non NOP instruction.
- Each assembly instruction requires a comment statement
- You need to comment to indicate in the comment field whether the particular branch instruction is expected to be taken or not
- At the end of your branch (b-type) instruction test sequence, ensure to keep four NOPs before and after the halt instruction
- The grading rubric for this phase includes test coverage and a test escape will negatively impact your grade

## Checkpoint 5: Validating your branch (b-type) instructions

- Comment out the halt instruction at the end of your data hazard detection and forwarding test sequence so that as you step through your regression test, you will now step into your branch (b-type) test sequence
- Debug the regression test and step through the code. For the IA model, the branches will occur as you transition to the next instruction if the branch condition is true

   As you step through the code, does the program branch as you suspected
- Once you reach the halt instruction after the PASS label in the branch (b-type) test sequence successfully, you have completed **Checkpoint 5**. This test sequence will be used in Phase 7.
- Phase 7, Branch and Jump Instructions, will also add new control-signals that will enable a program to change its program flow using jump instructions. Jump instructions change flow like branch instructions, but they are unconditional jumps. The next test sequence will be used to validate your Branch and Jump Instructions once implemented in Phase 7.
  - The next test sequence will be used to test the Jump Instructions
  - The jump (j & i-type) instructions to be included in this test sequence are:
    - jalr (i-type instruction)
    - jal (j-type instruction)
- Additional information on these instructions can be found in Appendix A: ia\_riscv32i
   RISCV32i supported assembly instructions
- There must be a minimum of one test sequence where the jump offset is negative. If
  there is not a negative jump case, this portion of the regression test will have a test
  escape. This can be implemented by having the jump label that occurs before the jump
  instruction.
- Each assembly instruction requires a comment statement
- At the end of your jump instruction test sequence, ensure to keep four NOPs before and after the halt instruction

 The grading rubric for this phase includes test coverage and a test escape will negatively impact your grade

### Checkpoint 6: Validating your jump instructions

- Comment out the halt instruction at the end of your branch (b-type) test sequence so that as you step through your regression test, you will now step into your jump instruction test sequence
- Debug the regression test and step through the code. For the IA model, the jumps will
  occur as you transition to the next instruction after the jump
  - As you step through the code, does the program run as you suspected
- Once you reach the halt instruction at the end of the jump instruction test sequence, you have successfully passed **Checkpoint 6.** This test sequence will be used in Phase 7.
- Phase 8, Load and Store Instructions, will add both new data-paths and control-signals to enable these data operations to memory. In Phase 8, you will first add the Store Instruction functionality so that when you implement the Load Instructions, you can validate the loads by reading back the value written into memory. The s-type of instructions to be included in this test sequence are:
  - SW
  - sh
  - sb
- Additional information on these instructions can be found in Appendix A: ia\_riscv32i
   RISCV32i supported assembly instructions
- The regression\_test for the Store Instruction test has prepared two registers that will be used for both the Store and Load Instruction tests.
  - x20: test value 1 to be used for the test sequences
  - x21: test value 2 to be used for the test sequences
  - x10: base address of data space for the test sequences
- 8 32-bit data spaces have been reserved at the memory location starting at the label DATA
  - Your test will overwrite these NOP instructions
  - This data space should not be executed as instructions due to the beq instruction before the data space will branch over the memory locations used for data

```
Store (s-type) operations
125
          // Loading test data into registers for Store / Load tests
126
          addi x20, x0, 0x765
127
          slli x20, x20, 12
128
          ori x20, x20, 0x432
          slli x20, x20, 8
          ori x20, x20, 0x10
131
          xori x21, x20, 0xfff
132
133
          addi x10, x0, (DATA >> 12)
134
          slli x10, x10, 12
                                           // Move the upper 12-bits to locations 12..23
          ori x10, x10, (DATA & 0xfff)
                                         // OR in the lower 12-bits to create all 24-bits
137
          addi x11, x0, (DATA_MINUS >> 12) // Assume DATA memory address less than 24-bits
138
          slli x11, x11, 12
          ori x11, x11, (DATA_MINUS & 0xfff) // OR in the lower 12-bits to create all 24-bits
139
140
          nop
          пор
          nop
144
          nop
145
          halt
146
          nop
147
          beq x0, x0, LOAD_TEST
148
          nop
          nop
150
151
          Data Memory Space for regression test
152
          - There are 8 NOP locations which are available
153
              to be overwritten for test
          - Accessing the first data location by 0 offset of x10 => 0(x10)
          - Accessing the 1st byte in data space is 1 offset of x10 => 1(x10)
156
          - Accessing the 2nd half-word in data space is 2 offset of x10 => 2(x10)
157
          - Accessing the 2nd word in data space is 4 offset of x10 => 4(x10)
158
159
      DATA:
160
161
          пор
162
          nop
163
          nop
164
          nop
165
          nop
166
          nop
          nop
       DATA_MINUS:
169
170
```

 To access data memory, stores and loads address the memory space as an offset of a base address. In the screenshot above, register x10 is stored in the base data memory address

- The offset is the number of bytes to be added to the base address
- For words to be data aligned, the offset must be word aligned (0, 4, 8, 12, ...)
- For half-words to be data aligned, the offset must be half-word aligned (0, 2, 4, 6, 8, 10, 12, ...)
- For bytes to be data aligned, the offset must be byte aligned (0, 1, 2, 3, 4, ...)
- The value to be stored is aligned to the lower memory bits of the data register
  - Example:
    - x5 = 0x12345678
    - x6 = 0x1000 // based data memory address
    - $\blacksquare$  sb x5, 3(x6) => 0x1000 = 0x78000000
    - srli x7, x5, 8 // shift test data 8-bits to the right
    - $\blacksquare$  sb x7, 2(x6) => 0x1000 = 0x78560000
- Using no more than the 8 data memory locations, create your store instruction test validating the following:
  - sw: words are stored correctly in memory
  - sh: half-words are stored correctly in each of the two locations in a data word
  - sb: bytes are stored correctly in each of the four locations in a data word
- Each assembly instruction requires a comment statement
- After writing all your test conditions, create one more test of storing a word with a negative offset. As in a branch, the RISCV ISA s-type immediate is sign-extended
   ex: sw x20, -4(DATA MINUS) = sw x20, 28(DATA)

# Checkpoint 7: Validating your store (s-type) instructions

- Comment out the halt instruction at the end of your jump test sequence so that as you step through your regression test, you will now step into your store instruction test sequence
- Debug the regression test and step through the code. For the IA model, the stores will
  occur as you transition to the next instruction after the store
  - You can validate your store operations by viewing the memory location directly using the Memory Window
  - Once you are in the debug view, you will be using the Memory window to validate that the stores to memory occurred as programmed
    - Select the Memory tab within the Debug view



To add a memory range hover over the opened memory tab and click on the icon.

#### ∨ MEMORY



- This will open up the memory range at the top of your window. Copy the value in register x10, the base memory data address, for the bottom bound of memory. For the upper bound, add 0x0050 to the number stored in x10 and enter that for the upper range.
- For example, let's say the value in x10 is 0x2000, then the lower bound would be 0x2000 and the upper bound would be 0x2050. You would enter the range as 0x2000-0x2050. It is also shown in the screenshot below.



Navigate back to the memory tab. You should now see the memory range you entered. If the simulation is running, you should be able to open up the folder. The data presented is in little endian with the least significant byte on the right

```
© Range: 0x2000-0x2050

0x2000 -> 00 00 00 00 00 00 00 00

0x2008 -> 00 00 00 00 00 00 00 00

0x2010 -> 00 00 00 00 00 00 00 00

0x2018 -> 00 00 00 00 00 00 00 00

0x2020 -> 00 00 00 00 00 00 00 00

0x2028 -> 00 00 00 00 00 00 00 00

0x2030 -> 00 00 00 00 00 00 00 00

0x2038 -> 00 00 00 00 00 00 00 00

0x2040 -> 00 00 00 00 00 00 00 00

0x2040 -> 00 00 00 00 00 00 00 00

0x2040 -> 00 00 00 00 00 00 00 00

0x2050 -> 00
```

 Single step through your code. Compare the changed value in the comments to validate whether your writes to the memory locations match the expected values



If there are incorrect values written to the memory locations, debug your regression test.
 Once you reach the halt instruction at the end of the store instruction test sequence, you have successfully passed Checkpoint 7. This test sequence will be used in Phase 8.

- Phase 8, Load and Store Instructions, will add both new data-paths and control-signals to enable these data operations from memory. In Phase 8, you will first add the Load Instruction functionality and use the previous Store instruction tests to validate the loads by reading back the value written into memory.
- To access data memory, load address the memory space as an offset of a base address. In the screenshot above, register x10 is stored the base data memory address
  - o The offset is the number of bytes to be added to the base address
  - For words to be data aligned, the offset must be word aligned (0, 4, 8, 12, ...)
  - For half-words to be data aligned, the offset must be half-word aligned (0, 2, 4, 6, 8, 10, 12, ...)
  - For bytes to be data aligned, the offset must be byte aligned (0, 1, 2, 3, 4, ...)
- The value to be loaded will be placed in the lower memory bits of the data register
  - o Example:

```
■ x6 = 0x1000 // based data memory address
```

- $\bullet$  0x1000 = 0x87654321
- $\blacksquare$  lb x5, 1(x6) => x5 = 0x00000043
- slli x5, x5, 8 // shift test data 8-bits to the left
- lb x7, 0(x6) => 0x1000 = 0x00004321
- Load bytes (lb) and half-words (lh) are sign extended while lbu and lhu are not signextend
  - If sign extended, the value store in memory will take the upper-bit of the load and copy it to all higher bits

```
■ x6 = 0x1000 // based data memory address
```

- $\bullet$  0x1000 = 0x87654321
- lb x5, 3(x6) => x5 = 0xffffff87 (lb is sign-extended)
- In the above, the byte, 0x87, in binary is 0b1000 0111. The most significant bit of the byte is a "1," and when it is signed extended, the higher 24 bits of the word are assigned the value of 1.

```
■ slli x5, x5, 8 // shift test data 8-bits to, x7 = 0xffff8700 ■ lbu x7, 3(x6) => x7 = 0x00000087 (lbu not signed extended)
```

In the above example of unsigned byte load, the upper byte bit of

"1" (0x87 or 0b1000 0000) is not sign extended to the upper 24-bits. Instead, the upper 24-bits are assigned a "0."

- $\blacksquare$  or x5, x5, x7 => x5 = 0xffff8787
- The I-type of instructions to be included in this test sequence are:
  - lw
  - O Ih
  - Ihu
  - o Ib
  - Ibu
- Additional information on these instructions can be found in Appendix A: ia\_riscv32i
   RISCV32i supported assembly instructions

- Develop a test to validate all the above load instructions using the data that was stored into memory in the Store Instruction test sequence
  - Use a branch to compare the load with the expected return value and if the return does not match the expected value, branch to LOAD\_FAIL

```
Load (1-type) operations
LOAD TEST:
    nop
    nop
    nop
    nop
    halt
    nop
    nop
    nop
    nop
LOAD FAIL:
                                     // Using branch statements, if load does not
                                     // return result expected, branch to LOAD FAIL label
    nop
    nop
    nop
    halt
    nop
    nop
    nop
    nop
```

- Each assembly instruction requires a comment statement
- After writing all your test conditions, create one additional test of loading a word with a negative offset. As in a branch, the RISCV ISA I-type immediate is sign-extended of ex: Iw x20, -4(DATA\_MINUS) = Iw x20, 28(DATA)

#### Checkpoint 8: Validating your load (I-type) instructions

- Comment out the halt instruction at the end of your store test sequence so that as you step through your regression test, you will now step into your load (I-type) test sequence
- Debug the regression test and step through the code. For the IA model, the loads will occur as you transition to the next instruction after the load statement
  - As you step through the code, does the program continue to flow through the test sequence or branch to LOAD FAIL?
  - If you branch to LOAD FAIL, debug your regression test
- Once you reach the halt instruction after the load instruction test sequence successfully, you have completed Checkpoint 8. This test sequence will be used in Phase 8.
- NOTE: The U type instruction test will not be implemented in this phase. In phase 9
  there will be a provided test sequence for it.

- Once you have successfully completed all Checkpoints, uncomment all the halt statements to prepare your regression\_test for the future phases
- Complete the phase
  - o Download your regression.s file within your regression/src folder
    - Submit it into the Phase 3 Assignment in Canvas.
  - You have completed Phase 3

#### Appendix A: ia\_riscv32i RISCV32i supported assembly instructions

i-type: Immediates instructions

```
addi rd, rs1, immediate
                                              (rd = rs1 + immediate)
         slti rd, rs1, immediate
                                              (set rd to 1, if rs1 < immediate)
        sltiu rd, rs1, immediate
                                              (set rd to 1, if unsigned compare of rs1 < immediate)
        xori rd, rs1, immediate
                                              (rd = rs1 ^ immediate)
        ori rd, rs1, immediate
                                              (rd = rs1 | immediate)
        andi rd, rs1, immediate
                                             (rd = rs1 & immediate)
        lb rd, immediate(rs1)
                                             (rd = sign extended byte from memory at rs1 + immediate)
        Ih rd, immediate(rs1)
                                              (rd = sign extended halfword from mem at rs1 + imm)
                                              (rd = word from memory at rs1 + immediate)
        lw rd, immediate(rs1)
        lbu rd, immediate(rs1)
                                             (rd = not signed byte from memory at rs1 + immediate)
        lhu rd, immediate(rs1)
                                              (rd = not signed halfword from memory at rs1 + immediate)
    • jalr rd, immediate(rs1) r-type:
                                              (rd = pc + 4, pc = rs1 + immediate)
Register-to-Register instructions
         add rd, rs1, rs2
                                              (rd = rs1 + rs2)
         sub rd, rs1, rs2
                                              (rd = rs1 - rs2)
         sll rd, rs1, rs2
                                              (rd = rs1 << rs2)
        slt rd, rs1, rs2
                                              (set rd to 1, if rs1 < rs2)
                                              (set rd to 1, if unsigned compare of rs1 < rs2)
        sltu rd, rs1, rs2
        xor rd. rs1. rs2
                                              (rd = rs1 ^ rs2)
        srl rd, rs1, rs2
                                             (rd = rs1 >> rs2, logical shift of inserting 0s in upper bits)
        sra rd. rs1. rs2
                                             (rd = rs1 >> rs2, arithmetic shift insert sign bit in upper bits)
        or rd, rs1, rs2
                                              (rd = rs1 | rs2)
         and rd, rs1, rs2
                                              (rd = rs1 \& rs2)
                                              (rd = rs1 << rtype immediate)
        slli rd, rs1, immediate
         srli rd. rs1. immediate
                                             (rd = rs1 >> rtype immediate, logical shift)
    • srai rd, rs1, immediate s-type:
                                              (rd = rs1 >> rtype immediate, arithmetic shift)
Store instructions
        sb rs2, immediate(rs1)
                                              (byte 0 of rs2 stored at memory location rs1 + immediate)
        sh rs2, immediate(rs1)
                                              (byte 0 & 1 of rs2 stored at memory location rs1 + imm)
         sw rs2, immediate(rs1)
                                              (byte 0,1,2, and 3 stored at memory location rs1 + imm)
b-type: Branch instructions
       beg rs1, rs2, immediate
                                              (branch to pc + imm if rs1 = rs2)
        bne rs1, rs2, immediate
                                              (branch to pc + imm if rs1 != rs2)
    • blt rs1, rs2, immediate
                                              (branch to pc + imm if rs1 < rs2)
                                              (branch to pc + imm if rs1 \geq rs2)

    bge rs1, rs2, immediate

       bltu rs1, rs2, immediate
                                              (branch to pc + imm if rs1 < rs2 (unsigned compare))
       bgeu rs1, rs2, immediate
                                              (branch to pc + imm if rs1 >= rs2 (unsigned compare))
j-type: Jump instructions
         jal rd, immediate u-type:
                                              (rd = pc + 4, pc = pc + immediate)
upper immediate instructions
         lui rd, immediate
                                              (rd upper 20 bits = immediate, lower 12 bits = 0)
                                              (rd = pc + 20-bit upper immediate)
         auipc rd, immediate
For simulation
        halt
                                              (halts simulation and exits debugger, run, or profiler)
```